Due to a problem with the Altera PLL simulation model in the Quartus® II software versions 12.0 and earlier, the PLL may fail to lock in simulation if the areset
port is not high at the beginning of simulation.
This problem affects both gate-level and RTL simulation for designs targeting Stratix® V, Arria® V, and Cyclone® V devices.
To avoid this problem, ensure that simulations using the Altera PLL begin with areset
set high.
This problem is fixed beginning with the Quartus II software version 12.0 SP1.