Low Latency 40G for ASIC Proto Ethernet Intel® FPGA IP User Guide

ID 683221
Date 11/10/2022
Public
Document Table of Contents

6.8. Miscellaneous Status and Debug Signals

The miscellaneous status and debug signals are asynchronous.
Table 20.   Avalon® Memory-Mapped Interface

Signal

Direction

Description

tx_lanes_stable Output Asserted when all TX lanes are stable and ready to transmit data.
rx_block_lock Output Asserted when all lanes have identified 66-bit block boundaries in the serial data stream.
rx_am_lock Output Asserted when all lanes have identified alignment markers in the data stream.
rx_pcs_ready Output Asserted when the RX lanes are fully aligned and ready to receive data.
local_fault_status Output Asserted when the RX MAC detects a local fault. This signal is available only if you turn on Enable link fault generation in the parameter editor.
remote_fault_status Output Asserted when the RX MAC detects a remote fault. This signal is available only if you turn on Enable link fault generation in the parameter editor.
tx_fabric_pll_locked_dut Output This signal indicates that all ATX PLL(s) are locked.

This signal is available only if you turn on Select USER MAC mode and select PCS_Only option in the parameter editor.

rx_is_lockeddt Output This signal indicates that RX PLL synchronized locked status output to reset the user MAC.

This signal is available only if you turn on Select USER MAC mode and select PCS_Only option in the parameter editor.