AN 307: Intel® FPGA Design Flow for AMD* Xilinx* Users

ID 683562
Date 9/08/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4. AMD* Xilinx* to Intel® FPGA Design Conversion

To successfully convert a AMD* Xilinx* -targeted design for use in an Intel® FPGA device, you must consider the following aspects:
  1. Replacing AMD* Xilinx* primitives with Intel® FPGA primitives, IP cores, or constraints.
  2. Replacing Vivado* IP Catalog modules with IP cores generated with the Intel® FPGA IP Catalog.
  3. Expressing timing, device, and placement constraints found in the AMD* Xilinx* design with their counterpart in the Intel® Quartus® Prime software.
  4. If applicable, setting up the simulation environment.