Intel® Stratix® 10 Device Design Guidelines

ID 683738
Date 8/24/2022
Public
Document Table of Contents

Selectable Standards and Flexible I/O Banks

Table 50.  Selectable Standards and Flexible I/O Banks Checklist
Number Done? Checklist Item
1   Select a suitable signaling type and I/O standard for each I/O pin. The I/O banks are located in I/O columns. Each I/O bank contains its own PLL, DPA, and SERDES circuitries.
2   Ensure that the appropriate I/O standard support is supported in the targeted I/O bank.
3   Place I/O pins that share voltage levels in the same I/O bank.
4   Verify that all output signals in each I/O bank are intended to drive out at the bank VCCIO voltage level.
5   Verify that all voltage-referenced signals in each I/O bank are intended to use the bank VREF voltage level.
6   Check the I/O bank support for LVDS and transceiver features.
7   If you are using the Intel® Stratix® 10 TX 400 (1ST040E) devices, be aware that banks 3A and 3D have restrictions. I/O pins in these banks do not support LVDS SERDES or EMIF. In addition, LVDS, mini-LVDS, and RSDS I/O standards are only supported by the dedicated clock pins in these banks.
8   If you are using the Intel® Stratix® 10 GX 400 (1SG040HF35) and SX 400 (1SX040HF35) devices, be aware that banks 3A, 3C, and 3D have restrictions. I/O pins in these banks do not support LVDS SERDES or EMIF. In addition, bank 3D is limited to a maximum of 30 pins with 1.8 V I/O standard support only. Bank 3C is limited to 3.0 V and 3.3 V I/O support only. Finally, LVDS, mini-LVDS, and RSDS I/O standards are only supported by the dedicated clock pins in banks 3A and 3D.

Intel® Stratix® 10 I/O pins are arranged in groups called modular I/O banks. Be sure to use the correct dedicated pin inputs for signals such as clocks and global control signals.

The board must supply each bank with one VCCIO voltage level for every VCCIO pin in a bank. Each I/O bank is powered by the VCCIO pins of that particular bank, and is independent of the VCCIO pins of other I/O banks. A single I/O bank supports output signals that are driving at the same voltage as the VCCIO. An I/O bank can simultaneously support any number of input signals with different I/O standards.

To accommodate voltage-referenced I/O standards, each I/O bank supports multiple VREF pins feeding a common VREF bus. Set the VREF pins to the correct voltage for the I/O standards in the bank. Each I/O bank can only have a single VCCIO voltage level and a single VREF voltage level at a given time. If the VREF pins are not used as voltage references, they cannot be used as generic I/O pins and should be tied to VCCIO of that same bank or GND.

An I/O bank including single-ended or differential standards can support voltage-referenced standards as long as all voltage-referenced standards use the same VREF setting. Voltage-referenced bi-directional and output signals must drive out at the I/O bank VCCIO voltage level.

Different I/O banks include different support for LVDS signaling, and the Intel® Stratix® 10 transceiver banks include additional support. There are two types of I/O banks, LVDS and 3 V.

The LVDS I/O bank supports differential and single-ended I/O standards up to 1.8 V. The LVDS I/O pins form pairs of true differential LVDS channels. Each pair supports a parallel input/output termination between the two pins. You can use each LVDS channel as transmitter or receiver.

The 3 V I/O bank supports only single-ended I/O standards up to 3 V. Each adjacent I/O pair also supports Differential SSTL and Differential HSTL I/O standards. The single-ended output of the 3 V I/O has the same set of features as the single-ended output of the DDR I/O IP, except the programmable pre-emphasis feature.