F-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* Release Notes

ID 683886
Date 4/24/2024
Public

1.3. F-Tile Avalon Streaming Intel FPGA IP for PCI Express : IP Core v10.0.0

Table 3.  F-Tile Avalon Streaming Intel FPGA IP for PCI Express : IP v10.0.0 : 2023.10.03
Quartus® Prime Version Description Impact
23.3

TLP Bypass downstream mode support is enabled for PCIe Gen3 1x4 interface.

You can use 4 lanes of F-Tile to implement PCIe configuration as mentioned in the description while the remaining lanes are used for Ethernet/PMA Direct.

New Analog Parameter tab has been created in the IP GUI for lowloss parameter setting.

The transceiver analog settings are enabled for low loss PCIe design.

This parameter should only be enabled for chip-to-chip design where the insertion loss from endpoint silicon pad to root port silicon pad including the package insertion loss is below 8 dB at 8 GHz.

This parameter tab replaces the analog settings that were previously set through QSF file.

Fixed FASTSIM simulation errors and limitation seen in previous IP release.

FASTSIM is now available for all simulators.

You can use FASTSIM to simulate the IP without fatal error.

Fixed compilation errors when the IP is generated in VHDL format.

You can generate the IP in VHDL format without compilation errors.