Intel® MAX® 10 Clocking and PLL User Guide

ID 683047
Date 12/26/2023
Public
Document Table of Contents

10. Document Revision History for the Intel® MAX® 10 Clocking and PLL User Guide

Document Version Intel® Quartus® Prime Version Changes
2023.12.26 21.1
  • Text edits only; no new technical information.
  • Updated for latest branding standards.
2021.11.01 21.1
  • Added Y180 package information in the PLL Locations for 10M16, 10M25, 10M40, and 10M50 Devices diagram.
  • Added description about PLL_CLKOUTn pin support in the Zero-Delay Buffer Mode section.
2021.02.09 18.0
  • Updated the note in the PLL Locations for 10M02 (Single Power Supply U324 Package), 10M04, and 10M08 Devices diagram.
  • Updated the description for clkselect[] and inclk[] ports in the ALTCLKCTRL Input Ports for Intel® MAX® 10 Devices table.
2020.10.02 18.0 Updated the note to PLL 2, PLL 3, and PLL 4 in the PLL Locations for 10M16, 10M25, 10M40, and 10M50 Devices diagram.
2018.06.15 18.0
  • Added description in the Internal Oscillator Overview section.
  • Defined clkena signal in the Global Clock Network Power Down section.
  • Mentioned that the spread-spectrum signals must be generated externally in the Spread-Spectrum Clocking section.
  • Updated the Example of Automatic Switchover After Loss of Clock Detection diagram.
  • Corrected the parameter names in the Expanding the PLL Lock Range section.
  • Updated the description in the Bypassing PLL Counter section.
  • Defined tsu and th in the Dynamic Phase Configuration Implementation section.
  • Renamed the following IP cores as per Intel rebranding:
    • Renamed ALTCLKCTRL IP core to ALTCLKCTRL Intel FPGA IP core.
    • Renamed ALTPLL IP core to ALTPLL Intel FPGA IP core.
    • Renamed ALTPLL_RECONFIG IP core to ALTPLL_RECONFIG Intel FPGA IP core.
    • Renamed Internal Oscillator IP core to Internal Oscillator Intel FPGA IP core.
  • Updated SignalTap II to Signal Tap II.
Date Version Changes
December 2017 2017.12.29
  • Updated the title for the following PLL locations diagrams.
    • PLL Locations for 10M02 Device (Except Single Power Supply U324 Package)
    • PLL Locations for 10M02 (Single Power Supply U324 Package), 10M04, and 10M08 Devices
  • Updated dedicated clock input pins for PLL1 in the Clock Feedback Modes section.
  • Updated the description in the PLL External Clock Output section.
  • Updated the value and description for the Clock Frequency parameter in the Internal Oscillator IP Core Parameters for Intel® MAX® 10 Devices table.
  • Updated the following terms:
    • Changed Qsys to Platform Designer (Standard)
    • Changed TimeQuest Timing Analyzer to Timing Analyzer
February 2017 2017.02.21 Rebranded as Intel.
November 2015 2015.11.02
  • Removed the topics about the IP catalog and parameter editor, generating IP cores, and the files generated by the IP core, and added a link to Introduction to Altera IP Cores.
  • Changed instances of Quartus II to Quartus Prime.
June 2015 2015.06.12 Added connectivity restriction guideline to the PLL design considerations.
May 2015 2015.05.04 Rearranged the fine resolution phase shift equation.
December 2014 2014.12.15
  • Corrected the statement that if you do not use the dedicated clock input pins for clock input, you can also use them as general-purpose input or output pins.
  • Added description in Internal Oscillator Architecture and Features to state that the internal ring oscillator operates up to 232 MHz and this frequency is not accessible.
  • Added connectivity restrictions guideline for internal oscillator.
  • Added Internal Oscillator IP Core parameter: Clock Frequency.
  • Moved Internal Oscillator Frequencies table from Internal Oscillator Architecture and Features chapter to Intel® MAX® 10 FPGA Device Datasheet.
September 2014 2014.09.22 Initial release.