Intel® MAX® 10 Clocking and PLL User Guide

ID 683047
Date 12/26/2023
Public
Document Table of Contents

2.1.4. Global Clock Network Sources

Table 2.   Intel® MAX® 10 Clock Pins Connectivity to the GCLK Networks
CLK Pin GCLK
CLK0p GCLK[0,2,4]
CLK0n GCLK[1,2]
CLK1p GCLK[1,3,4]
CLK1n GCLK[0,3]
CLK2p GCLK[5,7,9]
CLK2n GCLK[6,7]
CLK3p GCLK[6,8,9]
CLK3n GCLK[5,8]
CLK4p 1 GCLK[10,12,14]
CLK4n 1 GCLK[11,12]
CLK5p 1 GCLK[11,13,14]
CLK5n 1 GCLK[10,13]
CLK6p 1 GCLK[15,17,19]
CLK6n 1 GCLK[16,17]
CLK7p 1 GCLK[16,18,19]
CLK7n 1 GCLK[15,18]
DPCLK0 GCLK[0,2]
DPCLK1 GCLK[1,3,4]
DPCLK2 GCLK[5,7]
DPCLK3 GCLK[6,8,9]
Figure 1. GCLK Network Sources for 10M02, 10M04, and 10M08 Devices
Figure 2. GCLK Network Sources for 10M16, 10M25, 10M40, and 10M50 Devices
1 This only applies to 10M16, 10M25, 10M40, and 10M50 devices.