Intel® MAX® 10 FPGA (10M08S, 144-EQFP) Evaluation Kit User Guide

ID 812857
Date 1/08/2023
Public
Document Table of Contents

3.3. Configuration

The evaluation kit supports two configuration methods:

  • JTAG header (J10) for configuration by downloading a .sof file to the FPGA. Any power cycling of the FPGA or reconfiguration will power up the FPGA to a blank state.
  • JTAG header (J10) for programming of the on-die FPGA Configuration Flash Memory (CFM) via a .pof file. Any power cycling of the FPGA or reconfiguration will power up the FPGA in self-configuration mode, using the files stored in the CFM.

The Intel® Quartus® Prime Convert Programming File (CPF) GUI can be used to generate a .pof file that can use for internal configuration. You can directly program the Intel® MAX® 10 device’s flash which included Configuration Flash Memory (CFM) and User Flash Memory (UFM) by using a download cable with the Intel® Quartus® Prime software programmer.