Video and Vision Processing Suite Intel® FPGA IP User Guide

ID 683329
Date 8/08/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

21.2. Generic Crosspoint IP Parameters

The IP offers compile-time parameters.
Table 288.  Generic Crosspoint IP Parameters
Parameter Values Description
Control Settings
Memory-mapped control interface True or false Turn on for the memory-mapped control interface
Separate clock for control interface True or false

Turn on to run the run-time control interface on a different clock domain.

Crosspoint Settings
Crosspoint port width 1 to 1024 Width of crosspoint input and output ports in bits
Input (Per Input Interface)
Number of inputs 1 to 32 Number of crosspoint input ports
Conduit Signal type User-defined string Set the signal type of the input to match the type of the conduit it connects to.
Conduit associated clock True or false The conduit that the IP connects to may or may not have an associated clock set. This parameter sets the associated clock parameter of the input to main_clock.
Output (Per Output Interface)
Number of outputs 1 to 32 Number of crosspoint output ports
Default input 0 to 31 The output port selects this input by default out of reset. If run-time configuration is disabled, this setting is fixed.
Conduit Signal type User-defined string Set the signal type of the output to match the type of the conduit it connects to.
Conduit associated clock True or false The conduit that the IP connects to may or may not have an associated clock. This parameter sets the associated clock parameter of the output to main_clock