Embedded Design Handbook

ID 683689
Date 8/28/2023
Public
Document Table of Contents

4.3.3. Nios® II MPU Design Examples

The design examples accompanying this section illustrate the use of the Nios® II MPU in a single-threaded environment, such as the Intel FPGA HAL.

This design example is based on Nios® II classic processor. For more information about MPU register, refer to Nios II Classic Processor Reference Guide.