Cyclone V Device Datasheet

ID 683801
Date 5/23/2023
Public
Document Table of Contents

Transceiver Power Supply Operating Conditions

Table 5.  Transceiver Power Supply Operating Conditions for Cyclone® V GX, GT, SX, and ST Devices
Symbol Description Minimum 8 Typical Maximum8 Unit
VCCH_GXBL Transceiver high voltage power (left side) 2.375 2.5 2.625 V
VCCE_GXBL 9 10 Transmitter and receiver power (left side) 1.07/1.17 1.1/1.2 1.13/1.23 V
VCCL_GXBL 9 10 Clock network power (left side) 1.07/1.17 1.1/1.2 1.13/1.23 V
8 The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.
9 Intel recommends increasing the VCCE_GXBL and VCCL_GXBL typical value from 1.1 V to 1.2 V for Cyclone® V GT and ST FPGA systems which require full compliance to the PCIe* Gen2 transmit jitter specification. For more information about the maximum full duplex channels recommended in Cyclone® V GT and ST devices under this condition, refer to the Transceiver Protocol Configurations in Cyclone® V Devices chapter.
10 Intel recommends increasing the VCCE_GXBL and VCCL_GXBL typical value from 1.1 V to 1.2 V for full compliance to CPRI transmit jitter specification at 4.9152 Gbps ( Cyclone® V GT and ST devices) and 6.144Gbps ( Cyclone® V GT and ST devices only). For more information about the maximum full duplex channels recommended in Cyclone® V GT and ST devices for CPRI 6.144 Gbps, refer to the Transceiver Protocol Configurations in Cyclone® V Devices chapter.